Opcode/Instruction | Op/En | 64/32-bit Mode | CPUID Fea-ture Flag | Description |
---|---|---|---|---|
F3 0F AE /2 WRFSBASE r32 | M | V/I | FSGSBASE | Load the FS base address with the 32-bit value in the source register. |
F3 REX.W 0F AE /2 WRFSBASE r64 | M | V/I | FSGSBASE | Load the FS base address with the 64-bit value in the source register. |
F3 0F AE /3 WRGSBASE r32 | M | V/I | FSGSBASE | Load the GS base address with the 32-bit value in the source register. |
F3 REX.W 0F AE /3 WRGSBASE r64 | M | V/I | FSGSBASE | Load the GS base address with the 64-bit value in the source register. |
Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
---|---|---|---|---|
M | ModRM:r/m (r) | N/A | N/A | N/A |
Loads the FS or GS segment base address with the general-purpose register indicated by the modR/M:r/m field.
The source operand may be either a 32-bit or a 64-bit general-purpose register. The REX.W prefix indicates the operand size is 64 bits. If no REX.W prefix is used, the operand size is 32 bits; the upper 32 bits of the source register are ignored and upper 32 bits of the base address (for FS or GS) are cleared.
This instruction is supported only in 64-bit mode.
FS/GS segment base address := SRC;
None.
WRFSBASE void _writefsbase_u32( unsigned int );
WRFSBASE _writefsbase_u64( unsigned __int64 );
WRGSBASE void _writegsbase_u32( unsigned int );
WRGSBASE _writegsbase_u64( unsigned __int64 );
#UD | The WRFSBASE and WRGSBASE instructions are not recognized in protected mode. |
#UD | The WRFSBASE and WRGSBASE instructions are not recognized in real-address mode. |
#UD | The WRFSBASE and WRGSBASE instructions are not recognized in virtual-8086 mode. |
#UD | The WRFSBASE and WRGSBASE instructions are not recognized in compatibility mode. |
#UD |
If the LOCK prefix is used. If CR4.FSGSBASE[bit 16] = 0. If CPUID.07H.0H:EBX.FSGSBASE[bit 0] = 0 |
#GP(0) | If the source register contains a non-canonical address. |